Tuna, MuratFidan, Can BulentKoyuncu, IsmailPehlivan, Ihsan2024-09-292024-09-292016978-1-5090-1679-2https://hdl.handle.net/20.500.14619/843624th Signal Processing and Communication Application Conference (SIU) -- MAY 16-19, 2016 -- Zonguldak, TURKEYIn this study, the continuous-time, autonomous, 3D chaotic system having golden-section equilibra which is recently presented in the literature is implemented firstly as discrete time on an FPGA. In this design, the 3D chaotic system was programmed in 32-bit IQ-Math (16I-16Q) fixed-point number format using VHDL and Heun algorithm. The designed system has been synthesized and tested, using Xilinx ISE design tool, on Virtex-6 FPGA chip. According to the test results, operation frequency of the FPGA-based new chaotic signal generator is certain as 406.736MHz. In addition, chip statistics and performance results of the new chaotic oscillator are presented after the Route&Place processes performed on Xilinx ISE design tool. The chaotic oscillator design realized with fixed-point number format on FPGA has been shown to be use lesser chip hardware and higher operating frequency compared to the floating-point standard.trinfo:eu-repo/semantics/closedAccessChaosChaotic systemFPGAVHDLReal Time Hardware Implementation of the 3D Chaotic Oscillator which having Golden-Section EquilibraConference Object13121309WOS:000391250900304N/A